

# VHDL



ery High Speed Integrated Circuit

H ardware

escription

anguage

#### **DESIGN PROCESS**



Figure 2-3 Four phases Process: a-Behaviour, b-Simulation, c-Synthesis and d-Layout

# Introduction

• VHDL is the acronym of VHSIC Hardware Description Language. VHSIC is an abbreviation for Very High Speed Integrated Circuit. It can describe the behavior and structure of electronic systems, but is particularly suited as a language to describe the structure and behavior of digital electronic hardware designs, such as ASICs and FPGAs as well as conventional digital circuits.

• Developed by Department of Defense (DOD) between 1970s and 80s, it was officially standardized as IEEE 1076 in 1987.

## Levels of representation and abstraction

• A digital system can be represented at different levels of abstraction. This keeps the description and design of complex systems manageable. Figure below shows different levels of abstraction.



Figure 1: Levels of abstraction: Behavioral, Structural and Physical

- **Behavioral:** The highest level of abstraction that describes a system in terms of what it does (or how it behaves) rather than in terms of its components and interconnection between them. A behavioral description specifies the relationship between the input and output signals. This could be a Boolean expression or a more abstract description such as the Register Transfer or Algorithmic level.
- Example, let us consider a simple circuit that warns car passengers when the door is open or the seatbelt is not used whenever the car key is inserted in the ignition lock. At the behavioral level this could be expressed as,

Warning = Ignition\_on AND ( Door\_open OR Seatbelt\_off)

 $\binom{6}{}$ 

• **Structural**: The structural level, on the other hand, describes a system as a collection of gates and components that are interconnected to perform a desired function. A structural description could be compared to a schematic of interconnected logic gates. It is a representation that is usually closer to the physical realization of a system. For the example above, the structural representation is shown in Figure below.



Figure 2: Structural representation of a "buzzer" circuit.

### **Basic Structure of a VHDL file**

- A digital system in VHDL consists of a design **entity** that can contain other entities that are then considered components of the top-level entity. Each entity is modeled by an *entity declaration* and an *architecture body*.
- One can consider the entity declaration as the interface to the outside world that defines the input and output signals, while the architecture body contains the description of the entity and is composed of interconnected entities, processes and components, all operating concurrently, as schematically shown in Figure below. In a typical design there will be many such entities connected together to perform the desired function.

8)



Figure 3: A VHDL entity consisting of an interface (entity declaration) and a body (architectural description).

- VHDL uses reserved keywords that cannot be used as signal names or identifiers.
- Keywords and user-defined identifiers are case insensitive.
- Lines with comments start with two adjacent hyphens (--) and will be ignored by the compiler.
- VHDL also ignores line breaks and extra spaces.
- VHDL is **a strongly typed** language which implies that one has always to declare the <u>type</u> of every object that can have a value, such as signals, constants and variables.

(10)

#### **Entity Declaration:**

 The entity declaration defines the NAME of the entity and lists the input and output ports. The general form is as follows,

```
entity NAME_OF_ENTITY is
    port (signal_names: mode type;
        signal_names: mode type;
    :
        signal_names: mode type);
end [NAME_OF_ENTITY];
```

- $\binom{11}{}$
- An entity always starts with the keyword **entity**, followed by its name and the keyword **is**. Next are the port declarations using the keyword **port**. An entity declaration always ends with the keyword **end**, optionally [] followed by the name of the entity.
- The NAME\_OF\_ENTITY is a user-selected identifier.
- signal\_names consists of a comma separated list of one or more user-selected identifiers that specify external interface signals.

(12)

**mode**: is one of the reserved words to indicate the signal direction:

- o in indicates that the signal is an input
- out indicates that the signal is an output of the entity whose value can only be read by other entities that use it.
- o **buffer** indicates that the signal is an output of the entity whose value can be read inside the entity's architecture
- o inout the signal can be an input or an output.

13

**type**: a built-in or user-defined signal type. Examples of types are bit, bit\_vector, Boolean, character, std\_logic, and std\_ulogic.

- bit can have the value o and 1
- o bit\_vector is a vector of bit values (e.g. bit\_vector (o to 7)
- o std\_logic, std\_ulogic, std\_logic\_vector, std\_ulogic\_vector: can have 9 values to indicate the value and strength of a signal. Std\_ulogic and std\_logic are preferred over the bit or bit\_vector types.
- boolean can have the value TRUE and FALSE
- o integer can have a range of integer values
- o real can have a range of real values
- *character* any printing character
- o time to indicate time

14

For the example of Figure 2 above, the entity declaration looks as follows.

-- comments: example of the buzzer circuit of fig. 2 entity BUZZER is port(DOOR,IGNITION,SBELT: in std\_logic; WARNING: out std\_logic);

end BUZZER;

Note: try out for Mux 4 to 1, D-flipflop

(15)

#### **Architecture body**

• The architecture body specifies how the circuit operates and how it is implemented.

The architecture body looks as follows,

#### architecture architecture\_name of NAME\_OF\_ENTITY is

- -- Declarations
- -- components declarations
- -- signal declarations
- -- constant declarations
- -- type declarations

#### begin

-- Statements

•

end architecture\_name;

(16)

### **Behavioral** model

• The architecture body for the example of Figure 2, described at the behavioral level, is given below,

architecture behavioral of BUZZER is
begin

WARNING <= (not DOOR and IGNITION) or (not SBELT and IGNITION);

end behavioral;

- (17)
- The header line of the architecture body defines the architecture name, e.g. behavioral, and associates it with the entity, BUZZER.
- The architecture name can be any legal identifier.
- The main body of the architecture starts with the keyword begin.
- The "<= " symbol represents an assignment operator and assigns the value of the expression on the right to the signal on the left.
- The architecture body ends with an end keyword followed by the architecture name.

Note: Try out for Basic Gates Like AND, OR, NOT

# Complete program looks like

```
library ieee;
use ieee.std_logic_1164.all;
entity BUZZER is
        port(DOOR,IGNITION,SBELT: in std_logic;
          WARNING: out std_logic);
end BUZZER;
architecture behavioral of BUZZER is
   begin
  WARNING <= (not DOOR and IGNITION) or (not SBELT and IGNITION);
end behavioral;
```





#### Structural description

• The circuit of <u>Figure 2</u> can also be described using a structural model that specifies what gates are used and how they are interconnected. The following example illustrates it.

#### architecture structural of BUZZER is

-- Declarations

component AND2

port (in1, in2: in std\_logic;

out1: **out** std\_logic);

end component;

(21)

```
component OR2
  port (in1, in2: in std_logic;
       out1: out std_logic);
end component;
component NOT1
  port (in1: in std_logic;
       out1: out std logic);
end component;
-- declaration of signals used to interconnect gates
signal DOOR_NOT, SBELT_NOT, B1, B2: std_logic;
```

(22)

#### **Begin**

-- Component instantiations statements

Uo: NOT1 port map (DOOR -> DOOR\_NOT);

U1: NOT1 port map (SBELT -> SBELT\_NOT);

U2: AND2 port map (IGNITION, DOOR\_NOT, B1);

U3: AND2 port map (IGNITION, SBELT\_NOT, B2);

U4: OR2 port map (B1, B2, WARNING);

end structural;



- Following the header is the *declarative* part that gives the **components** (gates) that are going to be used in the description of the circuits.
- In our example, we use a two- input AND gate, two-input OR gate and an inverter. These gates have to be defined first.
- The *statements* after the **begin** keyword gives the instantiations of the components and describes how these are interconnected.

LABEL: COMPONENT-NAME PORT MAP (PORT1=>SIGNAL1, PORT2=> SIGNAL2,... PORT3=>SIGNALN);

# **Library and Package**

• A library can be considered as a place where the compiler stores information about a design project. A VHDL package is a file or module that contains declarations of commonly used objects, data type, component declarations, signal, procedures and functions that can be shared among different VHDL models.

• std\_logic is defined in the package ieee.std\_logic\_1164 in the ieee library. In order to use the std\_logic one needs to specify the library and package.

(25)

 This is done at the beginning of the VHDL file using the library and the use keywords as follows:

```
library ieee;
use ieee.std_logic_1164.all;
```

• The .all extension indicates to use all of the ieee.std\_logic\_1164 package.

(26)

The Xilinx Foundation Express comes with several packages.

#### ieee Library:

- std\_logic\_1164 package: defines the standard data types
- std\_logic\_arith package: provides arithmetic, conversion and comparison functions for the signed, unsigned, integer, std\_ulogic, std\_logic and std\_logic\_vector types
- std\_logic\_misc package: defines supplemental types, constants and functions for the std\_logic\_1164 package.

To use any of these one must include the library and use clause:

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
```

#### **Lexical Elements of VHDL**

27

#### **Identifiers**

- *Identifiers* are user-defined words used to name objects in VHDL modules. We have seen examples of identifiers for input and output signals as well as the name of a design entity and architecture body.
- When choosing an identifier one needs to follow these basic rules:
  - May contain only alpha-numeric characters (A to Z, a to z, 0-9) and the underscore (\_) character.
  - > The first character must be a letter and the last one cannot be an underscore.
  - An identifier cannot include two consecutive underscores.
  - An identifier is case <u>insensitive</u> (ex. And2 and AND2 or and2 refer to the same object)
  - > An identifier can be of any length.

(28)

### **Keywords (Reserved words)**

 Certain identifiers are used by the system as keywords for special use such as specific constructs. These keywords cannot be used as identifiers for signals or objects we define.

| access    | exit     | mod   | return   | while |
|-----------|----------|-------|----------|-------|
| after     | file     | new   | signal   | with  |
| alias     | for      | next  | shared   |       |
| all       | function | null  | then     |       |
| attribute | generic  | of    | to       |       |
| block     | group    | on    | type     |       |
| body      | in       | open  | until    |       |
| buffer    | is       | out   | use      |       |
| bus       | label    | range | variable |       |
| constant  | loop     | rem   | wait     |       |

(29)

### **Numbers**

• The default number representation is the decimal system. VHDL allows integer literals and real literals. Integer literals consist of whole numbers without a decimal point, while real literals always include a decimal point. Exponential notation is allowed using the letter "E" or "e". For integer literals the exponent must always be positive. Examples are:

Integer literals: 12 10 -100

Real literals: 1.2 256.24 3.14E-2



#### **Characters, Strings and Bit Strings**

• Single quotation mark is used to represent character literal in VHDL, as shown in the examples below:

 A string of characters are placed in double quotation marks as shown:

"This is a string",

• A bit-string represents a sequence of bit values. In order to indicate a bit string, one places the 'B' in front of the string: B"1001". One can also use strings in the hexagonal or octal base by using the X or O specifiers, respectively. Some examples are:

Binary: B"1100\_1001", b"1001011"

Hexagonal: X"C9", X"4b"

Octal: O"311", o"113"

# Data Objects: Signals, Variables, Constants

#### **Constant**

• A constant can have a single value of a given type and cannot be changed during the simulation. A constant is declared as follows,

```
constant list_of_name_of_constant: type [ := initial value] ;
```

 where the initial value is optional. Constants can be declared at the start of an architecture and can then be used anywhere within the architecture. Constants declared within a process can only be used inside that specific process.

```
constant RISE_FALL_TME: time := 2 ns;
constant DELAY1: time := 4 ns;
constant RISE_TIME, FALL_TIME: time:= 1 ns;
constant DATA_BUS: integer:= 16;
```

(32)

#### **Variable**

• A variable may be changed during program execution. Variable value is updated using a variable assignment statement. The variable is updated without any delay as soon as the statement is executed. Variables must be declared *inside* a process (and are local to the process). The variable declaration is as follows:

```
variable list_of_variable_names: type [ := initial value] ;
```

A few examples follow:

```
variable CNTR_BIT: bit :=0;
variable VAR1: boolean :=FALSE;
variable SUM: integer range o to 256 :=16;
variable STS_BIT: std_logic_vector (7 downto 0);
```

(33)

#### **Signal**

 Signals are similar to wires on a schematic, and can be used to interconnect concurrent elements of the design.

```
signal list_of_signal_names: type [ := initial value];
signal SUM, CARRY: std_logic;
signal CLOCK: bit;
signal TRIGGER: integer :=0;
signal DATA_BUS: std_logic_vector (7 downto 0);
signal VALUE: integer range 0 to 100;
```

• Signals are updated when their signal assignment statement is executed, after a certain delay.

# **Data Types**

- Each data object has a type associated with it. The type defines the set of values that the object can have and the set of operations that are allowed on it.
- It is not allowed to assign a value of one type to an object of another data type (e.g. assigning an integer to a bit type is not allowed).
- Data Types defined in the Standard Package
   VHDL has several predefined types in the standard package as shown in the table below:

|    |        |   | 1    |
|----|--------|---|------|
| // | _      | _ | - // |
| 11 | Υ.     | 5 | - )) |
| // | $\cup$ | U | //   |
| "  |        | 1 | ν,   |

| Types defined in the Package Standard of the std Library |                                                           |                                   |  |  |
|----------------------------------------------------------|-----------------------------------------------------------|-----------------------------------|--|--|
| Type                                                     | Range of values                                           | Example                           |  |  |
| Bit                                                      | '0', '1'                                                  | signal A: bit :=1;                |  |  |
| bit_vector                                               | an array with each element of type                        | signal INBUS: bit_vector(7 downto |  |  |
|                                                          | bit                                                       | 0);                               |  |  |
| boolean                                                  | FALSE, TRUE                                               | variable TEST: Boolean :=FALSE'   |  |  |
| character                                                | any legal VHDL character (see                             | variable VAL: character :='\$';   |  |  |
|                                                          | package standard); printable                              |                                   |  |  |
|                                                          | characters must be placed between                         |                                   |  |  |
|                                                          | single quotes (e.g. '#')                                  |                                   |  |  |
| file_open_kind*                                          | read_mode, write_mode,                                    |                                   |  |  |
|                                                          | append_mode                                               |                                   |  |  |
| file_open_status*                                        | open_ok, status_error,                                    |                                   |  |  |
|                                                          | name_error, mode_error                                    |                                   |  |  |
| integer                                                  | range is implementation                                   | constant CONST1: integer :=129;   |  |  |
|                                                          | dependent but includes at least -                         |                                   |  |  |
|                                                          | (2 <sup>31</sup> - 1) to +(2 <sup>31</sup> - 1)           |                                   |  |  |
| natural                                                  | integer starting with 0 up to the                         | variable VAR1: natural :=2;       |  |  |
|                                                          | max specified in the                                      |                                   |  |  |
|                                                          | implementation                                            |                                   |  |  |
| positive                                                 | integer starting from 1 up the max                        | variable VAR2: positive :=2;      |  |  |
|                                                          | specified in the implementation                           |                                   |  |  |
| real*                                                    | floating point number in the range                        | variable VAR3: real :=+64.2E12;   |  |  |
|                                                          | of $-1.0 \times 10^{38}$ to $+1.0 \times 10^{38}$ (can be |                                   |  |  |
|                                                          | implementation dependent. Not                             |                                   |  |  |
|                                                          | supported by the Foundation                               |                                   |  |  |
|                                                          | synthesis program.                                        |                                   |  |  |
| severity_level                                           | note, warning, error, failure                             |                                   |  |  |
| String                                                   | array of which each element is of                         | variable VAR4: string(1 to 12):=  |  |  |
|                                                          | the type character                                        | "@\$#ABC*()_%Z";                  |  |  |
| time*                                                    | an integer number of which the                            | variable DELAY: time :=5 ns;      |  |  |
|                                                          | range is implementation defined;                          |                                   |  |  |
|                                                          | units can be expressed in sec, ms,                        |                                   |  |  |
|                                                          | us, ns, ps, fs, min and hr Not                            |                                   |  |  |
|                                                          | supported by the Foundation                               |                                   |  |  |
| * ***                                                    | synthesis program                                         |                                   |  |  |

# **Type Conversion**

• Since VHDL is a strongly typed language one cannot assign a value of one data type to a signal of a different data type.

| Conversions supported by std_logic_1164 package |                                |  |  |
|-------------------------------------------------|--------------------------------|--|--|
| Conversion                                      | Function                       |  |  |
| std_ulogic to bit                               | to_bit(expression)             |  |  |
| std_logic_vector to bit_vector                  | to_bitvector(expression)       |  |  |
| std_ulogic_vector to bit_vector                 | to_bitvector(expression)       |  |  |
| bit to std_ulogic                               | To_StdULogic(expression)       |  |  |
| bit_vector to std_logic_vector                  | To_StdLogicVector(expression)  |  |  |
| bit_vector to std_ulogic_vector                 | To_StdUlogicVector(expression) |  |  |
| std_ulogic to std_logic_vector                  | To_StdLogicVector(expression)  |  |  |
| std_logic to std_ulogic_vector                  | To_StdUlogicVector(expression) |  |  |

# **Operators**

• VHDL supports different classes of operators that operate on signals, variables and constants. The different classes of operators are summarized below.

| Class                   |     |     |      |     |     |      |
|-------------------------|-----|-----|------|-----|-----|------|
| 1. Logical operators    | and | or  | nand | nor | xor | xnor |
| 2. Relational operators | =   | /=  | <    | <=  | >   | >=   |
| 3. Shift operators      | sll | srl | sla  | sra | rol | ror  |
| 4.Addition operators    | +   | =   | &    |     |     |      |
| 5. Unary operators      | +   |     |      |     |     |      |
| 6. Multiplying op.      | *   | /   | mod  | rem |     |      |
| 7. Miscellaneous op.    | **  | abs | not  |     |     |      |

# **Sequential Statements**

38

## **Process**

• A PROCESS is a sequential section of VHDL code. It is characterized by the presence of IF, WAIT, CASE, LOOP and a sensitivity list(except when WAIT is used). Process is executed every time a signal in the sensitivity list changes(or the condition related to WAIT is fulfilled). Its syntax is shown below:

[label:] **PROCESS** (sensitivity list)

[VARIABLE name type [range] [:=initial\_value]]

#### **BEGIN**

(sequential statements)

#### **END PROCESS**

# An example of a positive edge-triggered D flip-flop

```
library ieee;
use ieee.std logic 1164.all;
entity DFF CLEAR is
  port (CLK, CLEAR, D : in std_logic;
     Q: out std logic);
end DFF CLEAR;
architecture BEHAV DFF of DFF CLEAR is
begin
DFF_PROCESS: process (CLK, CLEAR)
  begin
     if (CLEAR = '1') then
       Q <= '0';
     elsif (CLK'event and CLK = '1') then
       Q \leq D;
     end if;
  end process;
end BEHAV DFF;
```

## **If-statements**



The if statement executes a sequence of statements whose sequence depends on one or more conditions. The syntax is as follows:

```
sequential statements
    elsif condition then
      sequential statements ]
    else
      sequential statements ]
    end if;
Example:
if S1='0' and S0='0' then
  Z \leq A;
elsif S1='0' and S0='1' then
  Z \leq B;
Else Z \leq C;
end if;
```

if condition then

## **Case Statements**

41

• The case statement executes one of several sequences of statements, based on the value of a single expression. The syntax is as follows,

```
case expression is
  when choices =>
    sequential statements
  when choices =>
    sequential statements
    -- branches are allowed
  when others => sequential statements ]
end case;
```

## **Example:**

```
case VALUE is
      when 51 to 60 =>
       D <= '1';
      when 61 to 70 | 71 to 75 =>
        C <= '1';
      when 76 to 85 =>
       B <= '1';
      when 86 to 100 =>
       A <= '1';
      when others =>
        F <= '1';
```

end case;

# Finite State Machine (FSM)

- (43)
- A sequential logic unit which
  - Takes an input and a current state
  - Produces an output and a new state
- It is called a Finite State Machine because it can have, at most, a finite number of states.
- It is composed of a combinational logic unit and flipflops placed in such a way as to maintain state information.

44)

• It can also be represented using a **state diagram** as below.



# **FSM Diagram**





# Finite State Machine Design

(46)

• Design a custom processor that calculates Greatest Common Divisor (GCD) using FSM.

### • STEPS:

```
Algorithm:
```



48)

#### **VHDL Coding:**

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.std_logic_arith.all;
entity gcd is
  port( clk : in std_logic;
     reset: in std_logic;
     num_1: in unsigned(3 downto o);
     num_2: in unsigned(3 downto 0);
     gcd_num: out unsigned(3 downto o)
  );
end entity;
```

architecture behav of gcd is **type** state is (idle, init, check, update\_x, update\_y, get\_result ); **signal** pr state: state:=idle; **signal** nx\_state: state; signal flag: std\_logic:='o'; signal start: std\_logic:='1'; begin --Sequential Section sequential:**process**(clk,reset) **is** begin if(reset='1') then pr\_state<=idle;</pre> elsif(clk'event and clk='1') then pr state<=nx state;</pre>

end if;

end process sequential;



#### -- Combinational Section

```
combinational:process(pr_state,num_1,num_2) is
variable temp x: unsigned(3 downto o):=(others=>'o');
variable temp_y: unsigned(3 downto o):=(others=>'o');
begin
   case pr_state is
       when idle=>
            if(start='1') then
               nx_state<=init;
               start<='o';
            else
               nx_state<=idle;
            end if;
       when init=>
            temp_x:=num_1;
            temp_y:=num_2;
            nx state<=check;
```

51)

```
when check=>
    if(temp_x=temp_y) then
       nx_state<=get_result;</pre>
    elsif(temp_x>temp_y) then
       nx_state<=update_x;</pre>
    else
       nx_state<=update_y;
    end if;
when update_x=>
    temp_x:=temp_x-temp_y;
    nx_state<=check;</pre>
 when update_y=>
    temp_y:=temp_y-temp_x;
    nx_state<=check;</pre>
```

(52)

53)

#### **Testbench:**

```
LIBRARY ieee;
USE ieee.std_logic_1164.all;
USE ieee.std_logic_arith.all;
USE ieee.std_logic_unsigned.all;
ENTITY gcd_tb IS
END;
ARCHITECTURE gcd_tb_arch OF gcd_tb IS
 SIGNAL num_1 : unsigned (3 downto o) ;
 SIGNAL gcd_num : unsigned (3 downto o) ;
 SIGNAL num_2 : unsigned (3 downto o) ;
 SIGNAL clk : std_logic ;
 SIGNAL reset : std_logic ;
 constant clk_period : time := 10 ns;
```

(54)

```
COMPONENT gcd
 PORT (
  num_1 : in unsigned (3 downto 0);
  gcd_num: out unsigned (3 downto o);
  num_2 : in unsigned (3 downto 0);
  clk : in std_logic ;
  reset : in std_logic );
END COMPONENT;
BEGIN
DUT: gcd
 PORT MAP (
       num_1 => num_1 ,
       gcd_num => gcd_num ,
       num_2 => num_2 ,
       clk => clk,
       reset => reset );
```

(55)

```
clk_process:process
 begin
     clk <= 'o';
     wait for clk_period/2;
     clk <= '1';
     wait for clk_period/2;
 end process;
 stim_proc: process
 begin
  -- hold reset state for 100 ns.
  wait for 5 ns;
```

(56)

```
reset<='o';
 num_1<="1010";
 num_2<="0101";
 wait for 10 ns;
 num_1<="1100";
 num_2<="1001";
 wait for 10 ns;
 num_1<="1111";
 num_2<="1101";
  --wait for 10 ms;
 wait;
end process;
```

END;

# **Simulation Result**

57

| Messages                   |      |      |             | -1/       |              |          |          |
|----------------------------|------|------|-------------|-----------|--------------|----------|----------|
| <b>■-</b> ♦ /gcd_tb/num_1  | 1111 | 1111 |             |           |              |          |          |
| <b>⊕</b> - /gcd_tb/gcd_num | 0001 | 0001 |             |           |              |          |          |
| #                          | 1101 | 1101 |             |           |              |          |          |
| 💠 /gcd_tb/dk               | 1    |      |             |           |              |          |          |
| 🔷 /gcd_tb/reset            | 0    |      |             |           |              |          |          |
| 🔷 /gcd_tb/dut/dk           |      |      |             |           |              |          |          |
| 🥠 /gcd_tb/dut/reset        | 0    |      |             |           |              |          |          |
| 📆 🥎 /gcd_tb/dut/num_1      | 1111 | 1111 |             |           |              |          |          |
| # /gcd_tb/dut/num_2        | 1101 | 1101 |             |           |              |          |          |
| 🖅 🔷 /gcd_tb/dut/gcd_num    | 0001 | 0001 |             |           |              |          |          |
| 🥠 /gcd_tb/dut/pr_state     | ide  | ide  | init        | check     | update x     | check    | update y |
| 💠 /gcd_tb/dut/nx_state     | init | init | dheck       | jupdate x | check        | update y | check    |
| /gcd tb/dut/start          | 0    |      | 11 13513151 |           | A 92 129 179 |          |          |

# **Synthesis Result**



59)



# THANK YOU